A Flexible Scan-in Power Control Method in Logic BIST and Its Evaluation with TEG Chips
この論文をさがす
説明
High power dissipation in scan-based logic built-in self-test (LBIST) is a crucial issue that can cause over-testing, reliability degradation, chip damage, and so on. While many sophisticated approaches to low-power testing have been proposed in the past, it remains a serious problem to control the test power of LBIST to a predetermined appropriate level that matches the power requirements of the circuit-under-test. This paper proposes a novel power-control method for LBIST that can control the scan-shift power to an arbitrary level. The proposed method modifies pseudo-random patterns generated by an embedded test pattern generator (TPG) so that the modified patterns have the specific toggle rate without sacrificing fault coverage and test time. In order to evaluate the effectiveness of the proposed method, this paper shows not only simulation-based experimental results but also measurement results on test element group (TEG) chips.
収録刊行物
-
- IEEE Transactions on Emerging Topics in Computing
-
IEEE Transactions on Emerging Topics in Computing 8 (3), 591-601, 2020-09-01
IEEE
- Tweet
詳細情報 詳細情報について
-
- CRID
- 1050006198815802880
-
- NII論文ID
- 120007006783
-
- ISSN
- 21686750
- 23764562
-
- HANDLE
- 10228/00008139
-
- 本文言語コード
- en
-
- 資料種別
- journal article
-
- データソース種別
-
- IRDB
- Crossref
- CiNii Articles
- KAKEN
- OpenAIRE