Low-ESL (<1 pH @ 8.5 GHz) Multi-Terminal Si Capacitor Embedded in 3D Functional Interposer for Power Delivery Network
-
- Kyosuke Kobinata
- Tokyo Institute of Technology, IIR,The WOW Alliance,Kanagawa,Japan
-
- Tatsuya Funaki
- Tokyo Institute of Technology, IIR,The WOW Alliance,Kanagawa,Japan
-
- Yoshiaki Satake
- Tokyo Institute of Technology, IIR,The WOW Alliance,Kanagawa,Japan
-
- Hitoshi Matsuno
- Tokyo Institute of Technology, IIR,The WOW Alliance,Kanagawa,Japan
-
- Seiji Hidaka
- Tokyo Institute of Technology, IIR,The WOW Alliance,Kanagawa,Japan
-
- Shunsuke Abe
- Tokyo Institute of Technology, IIR,The WOW Alliance,Kanagawa,Japan
-
- Hiroyuki Ito
- Tokyo Institute of Technology, IIR,The WOW Alliance,Kanagawa,Japan
-
- Chih-Cheng Hsiao
- Industrial Technology Research Institute,Hsinchu,Taiwan
-
- Sheng Yi Li
- Industrial Technology Research Institute,Hsinchu,Taiwan
-
- Youngsuk Kim
- Tokyo Institute of Technology, IIR,The WOW Alliance,Kanagawa,Japan
-
- Takayuki Ohba
- Tokyo Institute of Technology, IIR,The WOW Alliance,Kanagawa,Japan
Journal
-
- 2022 IEEE Symposium on VLSI Technology and Circuits (VLSI Technology and Circuits)
-
2022 IEEE Symposium on VLSI Technology and Circuits (VLSI Technology and Circuits) 2022-06-12
IEEE