Selective DRAM cache bypassing for improving bandwidth on DRAM/NVM hybrid main memory systems
-
- Ro Yuhwan
- Department of Transdisciplinary Studies, Seoul National University
-
- Sung Minchul
- Department of Transdisciplinary Studies, Seoul National University
-
- Park Yongjun
- Department of Computer Science and Engineering, Hanyang University
-
- Ahn Jung Ho
- Department of Transdisciplinary Studies, Seoul National University
この論文をさがす
説明
<p>Satisfying a demand for higher memory capacity is a major problem for computing systems. Conventional solutions are reaching those limits; instead, DRAM/NVM hybrid main memory systems which consist of emerging Non-Volatile Memory for large capacity and DRAM last-level cache for high access speed were proposed for further improvement. However, in these systems, the two device types share limited memory channels/ranks and NVM channels/ranks are often less utilized than DRAM ones. This paper proposes an OBYST (On hit BYpass to STeal bandwidth) technique to improve memory bandwidth by selectively sending read requests that hit on DRAM cache to NVM instead of busy DRAM. We also propose an inter-device request scheduling policy optimized to OBYST. With negligible area overhead, OBYST improves bandwidth, IPC, and EDP by up to 22%, 21%, and 26% over the baseline without bandwidth optimizations, respectively.</p>
収録刊行物
-
- IEICE Electronics Express
-
IEICE Electronics Express 14 (11), 20170437-20170437, 2017
一般社団法人 電子情報通信学会
- Tweet
詳細情報 詳細情報について
-
- CRID
- 1390001205219716864
-
- NII論文ID
- 130005695857
-
- ISSN
- 13492543
-
- 本文言語コード
- en
-
- データソース種別
-
- JaLC
- Crossref
- CiNii Articles
-
- 抄録ライセンスフラグ
- 使用不可