- 【Updated on May 12, 2025】 Integration of CiNii Dissertations and CiNii Books into CiNii Research
- Trial version of CiNii Research Automatic Translation feature is available on CiNii Labs
- Suspension and deletion of data provided by Nikkei BP
- Regarding the recording of “Research Data” and “Evidence Data”
Multi-column parallel QC-LDPC decoder architecture for NAND flash memory
-
- Shen Wei
- School of Electrical Science and Engineering, Nanjing University
-
- Chen Cheng
- Microelectronics R&D Institute, ZTE Corporation
-
- Sha Jin
- Shenzhen Research Institute, Nanjing University
Search this article
Description
<p>Quasi-cyclic (QC) low-density parity-check (LDPC) codes are famous for their excellent error correction performance and hardware friendly structure in NAND flash memory application. Array LDPC code is a type of highly structured QC-LDPC code that provides a good balance between performance and complexity. In this paper, a method is proposed for the construction of (18900, 17010) LDPC code that is based on the Latin square and an improved array dispersion strategy to achieve multi-column alignment of the structure. Compared with traditional design, the parallel hardware architecture reduces the number of barrel shifters by 32%. The corresponding ASIC implementation results show that the throughput of the proposed QC-LDPC code was up to 3.49 Gb/s and the throughput-to-area (TAR) of the proposed codes was significantly improved.</p>
Journal
-
- IEICE Electronics Express
-
IEICE Electronics Express 15 (10), 20180397-20180397, 2018
The Institute of Electronics, Information and Communication Engineers
- Tweet
Details 詳細情報について
-
- CRID
- 1390564237988636032
-
- NII Article ID
- 130006744388
-
- ISSN
- 13492543
-
- Text Lang
- en
-
- Data Source
-
- JaLC
- Crossref
- CiNii Articles
-
- Abstract License Flag
- Disallowed