Register-Transfer-level CPU Simulator for Computer Architecture Education and Its Quantitative Evaluation
-
- Hara Shinya
- Kagawa University
-
- Imai Yoshiro
- Kagawa University
この論文をさがす
説明
<p>This paper reports an educational tool and its evaluation in order for learners to study Computer Architecture, especially in the higher education of Science and Technology field. This tool, which is called Visual CPU Simulator, can provide graphical simulation of assembly program code (instead of machine language) and demonstration of Register-transfer-level micro-operations inside of CPU, namely precise detail of structure and behavior of inner CPU. This educational tool for CPU simulation has been designed and implemented in Javascript language as Web service. Its users select simulation modes by micro step, by machine cycle and by automatic repetition of such cycles. So they can learn how a computer works graphically, recognize inner structure of CPU easily and understand micro-operation based behavior of CPU effectively. This Simulator has been also evaluated through some kinds of questionnaires by learners in many classroom lectures. It is significantly confirmed that the simulator has been very useful and effective to learn Computer Architecture and organization/performance of CPU through its simulating facilities.</p>
収録刊行物
-
- 電気学会論文誌C(電子・情報・システム部門誌)
-
電気学会論文誌C(電子・情報・システム部門誌) 138 (9), 1123-1130, 2018-09-01
一般社団法人 電気学会
- Tweet
キーワード
詳細情報 詳細情報について
-
- CRID
- 1390845712994801792
-
- NII論文ID
- 130007479935
-
- NII書誌ID
- AN10065950
-
- ISSN
- 13488155
- 03854221
-
- NDL書誌ID
- 029266953
-
- 本文言語コード
- en
-
- データソース種別
-
- JaLC
- NDLサーチ
- Crossref
- CiNii Articles
- OpenAIRE
-
- 抄録ライセンスフラグ
- 使用不可