- 【Updated on May 12, 2025】 Integration of CiNii Dissertations and CiNii Books into CiNii Research
- Trial version of CiNii Research Knowledge Graph Search feature is available on CiNii Labs
- 【Updated on June 30, 2025】Suspension and deletion of data provided by Nikkei BP
- Regarding the recording of “Research Data” and “Evidence Data”
TITAC-2: an asynchronous 32-bit microprocessor based on scalable-delay-insensitive model
Description
Asynchronous design has a potential of solving many difficulties, such as clock skew and power consumption, which synchronous counterpart suffers with current and future VLSI technologies. This paper proposes a new delay model, the scalable-delay-insensitive (SDI) model, for dependable and high-performance asynchronous VLSI system design. Then, based on the SDI model, the paper presents the design, chip implementation, and evaluation results of a 32-bit asynchronous microprocessor TITAC-2 whose instruction set is based on the MIPS R2000. The measured performance of TITAC-2 is 52.3 MIPS using the Dhrystone V2.1 benchmark.
Journal
-
- Proceedings International Conference on Computer Design VLSI in Computers and Processors
-
Proceedings International Conference on Computer Design VLSI in Computers and Processors 288-294, 2002-11-22
IEEE Comput. Soc
- Tweet
Details 詳細情報について
-
- CRID
- 1360022499094995712
-
- Data Source
-
- Crossref
- OpenAIRE