- 【Updated on May 12, 2025】 Integration of CiNii Dissertations and CiNii Books into CiNii Research
- Trial version of CiNii Research Automatic Translation feature is available on CiNii Labs
- Suspension and deletion of data provided by Nikkei BP
- Regarding the recording of “Research Data” and “Evidence Data”
Parallel nonvolatile programming of power-up states of SRAM cells
Description
In this paper, we propose a parallel programmable non-volatile memory using an ordinary static random access memory (SRAM). Parallel non-volatile programming of the power-up states of the entire SRAM array is achieved by simply applying high-voltage stress to the power supply terminal after storing inverted desired data in the SRAM array. Successful 2kbit non-volatile programming and recalling of the power-up states are demonstrated using a device-matrix-array (DMA) test element group (TEG) fabricated by 0.18 μm technology.
Journal
-
- 2017 IEEE 12th International Conference on ASIC (ASICON)
-
2017 IEEE 12th International Conference on ASIC (ASICON) 418-421, 2017-10-01
IEEE