Effective Capacitance for Gate Delay with RC Loads
説明
In deep submicron designs, the resistance of interconnect plays a dominant role on the timing behavior of logic gates. The concept of effective capacitance C/sub eff/ is usually used to calculate the gate delay for interconnect loads. In this paper, a new method to derive the expression C/sub eff/ is presented, and the accuracy of the expression is discussed. In our approach, the output waveform is assumed as linear. Thus, the expression of effective capacitance is simple and efficient. Moreover, the result of effective capacitance is insensitive to output wave shape because C/sub eff/ is determined by the curve area. Therefore, it is appropriate for various output waveforms of a CMOS gate with RC loads. Experimental results show it is in agreement with the Spice simulation.
収録刊行物
-
- 2005 IEEE International Symposium on Circuits and Systems
-
2005 IEEE International Symposium on Circuits and Systems 2795-2798, 2005-07-27
IEEE