A low-power video segmentation LSI with boundary-active-only architecture

Description

We designed a cell-network-based video segmentation test-chip in 0.35/spl mu/m CMOS technology including a power reduction technique which activates only boundary cells of currently grown regions. The effectiveness of the proposed technique is confirmed by measurement results for a 41/spl times/33-sized cell-network, with 23/spl mu/sec segmentation time (avg.) and 45.8mW power-dissipation (avg.) at 10MHz clock frequency.

Journal

Details 詳細情報について

Report a problem

Back to top