Physics of interfaces between gate electrodes and high-k dielectrics
説明
Fermi-level pinning of poly-Si and metal-silicide gate materials on Hf-based gate dielectrics has been systematically studied theoretically. Fermi-level pinning in high- and low-work-function materials is governed by the O vacancy and O interstitial generation, respectively. From our theoretical considerations, the authors have found that the work-function pinning-free-region generally appears due to the difference in the mechanism of Fermi-level pinning of high- and low-work-function materials. Further, the authors also discuss the interface physics between pure metal gates and high-k dielectrics
収録刊行物
-
- 2006 8th International Conference on Solid-State and Integrated Circuit Technology Proceedings
-
2006 8th International Conference on Solid-State and Integrated Circuit Technology Proceedings 384-387, 2006-01-01
IEEE