書誌事項
- タイトル別名
-
- High-Speed Redundant Binary Adder-Subtractor Representing Each Digit by Hybrid 2 Bits/3 Bits
- 1ケタ 2ビット 3ビット コンゴウ ヒョウゲン オ モチイタ コウソク ジョウチョウ 2シン カゲンザンキ
この論文をさがす
説明
In this paper, we propose the very high-speed redundant binary adder-subtractor without sign changer. Firstly, we consider the subtraction method using redundant binary representation. So we propose the com-putation rule in subtraction. We design the redundant binary subtractor based on that computation rule. Using a hybrid representation method, which attempts to represent each digit by hybrid 2 bits/3 bits, we improve the subtractor at the same delay time as our already proposed high-speed redundant binary adder. Moreover, we develop the adder-subtractor without sign changer. The proposed adder-subtractor is logi-cally compared with the conventional adder-subtractor in terms of gate counts and delay time. Finally, by using PARTHENON, a CAD (Computer Aided Design) system for VLSI, this adder-subtractor is designed and evaluated, based on 5 volt, 0.6μm CMOS process technology. As a result, the speed of the proposed adder-subtractor is about 1.6 times as compared with the conventional adder-subtractor.
収録刊行物
-
- 電気学会論文誌C(電子・情報・システム部門誌)
-
電気学会論文誌C(電子・情報・システム部門誌) 121 (4), 733-741, 2001
一般社団法人 電気学会
- Tweet
詳細情報 詳細情報について
-
- CRID
- 1390282679587420928
-
- NII論文ID
- 130006845616
- 10007450867
-
- NII書誌ID
- AN10065950
-
- ISSN
- 13488155
- 03854221
-
- NDL書誌ID
- 5725705
-
- データソース種別
-
- JaLC
- NDL
- Crossref
- CiNii Articles
-
- 抄録ライセンスフラグ
- 使用不可