Advanced procedure to evaluate process performance at very low k 1 based on device parameters linked to lithography and process data:II. Verification of cell layout based on integration of optical an

この論文をさがす

説明

This is an extension of our previous work where we discussed basic assumptions of device oriented process verification. Here, we propose an integrated procedure to verify the design of active devices and interconnections. It entails extraction of device, contact, and interconnect electrical performance based on optical simulation of layout geometries, including proximity correction features, combined with critical dimension (CD) variation and misalignment. A critical analysis, proposed in this work, made it possible to focus the simulation on the selected process corner options. We integrated multi-level optical and device simulation to verify dense layouts for deep sub- wavelength design rules in a six-transistor advanced memory cell.

収録刊行物

詳細情報 詳細情報について

  • CRID
    1872553967769334528
  • DOI
    10.1117/12.435693
  • ISSN
    0277786X
  • データソース種別
    • OpenAIRE

問題の指摘

ページトップへ