- 【Updated on May 12, 2025】 Integration of CiNii Dissertations and CiNii Books into CiNii Research
- Trial version of CiNii Research Automatic Translation feature is available on CiNii Labs
- Suspension and deletion of data provided by Nikkei BP
- Regarding the recording of “Research Data” and “Evidence Data”
Using Domain Partitioning in Wrapper Design for IP Cores Under Power Constraints
Search this article
Description
This paper presents a novel design method for power-aware test wrappers targeting embedded cores with multiple clock domains. We show that effective partitioning of clock domains combined with bandwidth conversion and gated-clocks would yield shorter test times due to greater flexibility when determining optimal test schedules especially under tight power constraints
Journal
-
- 25th IEEE VLSI Test Symmposium (VTS'07)
-
25th IEEE VLSI Test Symmposium (VTS'07) 369-374, 2007-05-01
IEEE
- Tweet
Details 詳細情報について
-
- CRID
- 1873116917339696000
-
- ISSN
- 10930167
-
- Data Source
-
- OpenAIRE